

## **Digital Design**

Chapter 5: Register-Transfer Level (RTL) Design

Slides to accompany the textbook *Digital Design, with RTL Design, VHDL, and Verilog,* 2nd Edition, by Frank Vahid, John Wiley and Sons Publishers, 2010. http://www.ddvahid.com

#### Copyright © 2010 Frank Vahid

Instructors of courses requiring Vahid's Digital Design textbook (published by John Wiley and Sons) have permission to modify and use these slides for customary course-related activities, subject to keeping this copyright notice in place and unmodified. These slides may be posted as <u>unanimated</u> pdf versions on publicly-accessible course websites.. PowerPoint source (or pdf with animations) may <u>not</u> be posted to publicly-accessible websites, but may be posted for students on internal protected sites or distributed directly to students by other electronic means. Instructors may make printouts of the slides available to students for a reasonable photocopying charge, without incurring royalties. Any other use requires explicit permission. Instructors may obtain PowerPoint source or obtain special use permissions from Wiley – see <a href="http://www.ddvahid.com">http://www.ddvahid.com</a> for information.

### **Introduction**

### Chpt 2

- Capture Comb. behavior: Equations, truth tables
- Convert to circuit: AND + OR + NOT → Comb. logic

#### Chpt 3

- Capture sequential behavior: FSMs
- Convert to circuit: Register + Comb. logic → Controller

#### Chpt 4

Datapath components, simple datapaths

#### Chpt 5

- Capture behavior: High-level state machine
- Convert to circuit: Controller + Datapath → Processor
- Known as "RTL" (register-transfer level) design



Levels of digital design abstraction

#### **Processors:**

- Programmable (microprocessor)
- Custom



### High-Level State Machines (HLSMs)

- Some behaviors too complex for equations, truth tables, or FSMs
- Ex: Soda dispenser
  - c: bit input, 1 when coin deposited
  - a: 8-bit input having value of deposited coin
  - s: 8-bit input having cost of a soda
  - d: bit output, processor sets to 1
     when total value of deposited coins equals or exceeds cost of a soda
- FSM can't represent...
  - 8-bit input/output
  - Storage of current total
  - Addition (e.g., 25 + 10)







### **HLSMs**

- High-level state machine (HLSM) extends FSM with:
  - Multi-bit input/output
  - Local storage
  - Arithmetic operations
- Conventions
  - Numbers:
    - Single-bit: '0' (single quotes)
    - Integer: 0 (no quotes)
    - Multi-bit: "0000" (double quotes)
  - == for equal, := for assignment
  - Multi-bit outputs must be registered via local storage
  - // precedes a comment







### Ex: Cycles-High Counter

- P = total number (in binary) of cycles that m is 1
- Capture behavior as HLSM
  - Preg required (multibit outputs must be registered)
    - Use to hold count

Outputs: P (32 bits)

Local storage: Preg

// Clear Preg to 0s

(a)

Inputs: m (bit)

Preq := 0









CountHigh

S\_Clr

*Note: Could have designed directly using an up-counter. But, that methodology* is ad hoc, and won't work for more complex examples, like the next one.



- Laser-based distance measurement pulse laser, measure time T to sense reflection
  - Laser light travels at speed of light, 3\*10<sup>8</sup> m/sec
  - Distance is thus D =  $(T \sec^* 3*10^8 \text{ m/sec}) / 2$





### Inputs/outputs

- B: bit input, from button, to begin measurement
- L: bit output, activates laser
- S: bit input, senses laser reflection
- D: 16-bit output, to display computed distance





- Declare inputs, outputs, and local storage
  - Dreg required for multi-bit output
- Create initial state, name it S0
  - Initialize laser to off (L:='0')
  - Initialize displayed distance to 0 (Dreg:=0)

Recall: '0' means single bit,

0 means integer







- Add another state, S1, that waits for a button press
  - B' stay in **S1**, keep waiting
  - B go to a new state S2

Q: What should S2 do? A: Turn on the laser





- Add a state S2 that turns on the laser (L:='1')
- Then turn off laser (L:='0') in a state S3

Q: What do next? A: Start timer, wait to sense reflection







- Stay in S3 until sense reflection (S)
- To measure time, count cycles while in S3
  - To count, declare local storage Dctr
  - Initialize Dctr to 0 in S1. In S2 would have been O.K. too.
    - Don't forget to initialize local storage—common mistake
  - Increment Dctr each cycle in S3





- Once reflection detected (S), go to new state S4
  - Calculate distance
  - Assuming clock frequency is 3x10<sup>8</sup>, *Dctr* holds number of meters, so Dreg:=Dctr/2
- After S4, go back to S1 to wait for button again



### HLSM Actions: Updates Occur Next Clock Cycle

- Local storage updated on clock edges only
  - Enter state on clock edge
  - Storage writes in that state occur on next clock edge
  - Can think of as occurring on outgoing transitions
- *Thus*, transition conditions use the OLD value, not the newly-written value
  - Example:

Inputs: B (bit)
Outputs: P (bit) // if B, 2 cycles high
Local storage: Jreg (8 bits)









Dctr := Dctr+1



S3

### RTL Design Process

- Capture behavior
- Convert to circuit
  - Need target architecture
  - Datapath capable of HLSM's data operations
  - Controller to control datapath



# Ctrl/DP Example for Earlier Cycles-High Counter

First clear Preg to 0s

Then increment Preg for each clock cycle that m is 1

(a)

CountHigh

Preg

We created this HLSM earlier









# **RTL Design Process**

|                                  |            | Step                                    | Description                                                                                                                                                                                                                                                                                   |  |  |  |  |
|----------------------------------|------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Step 1:<br>Capture<br>behavior   |            | Capture a high-level<br>state machine   | Describe the system's desired behavior as a high-level state machine. The state machine consists of states and transitions. The state machine is "high-level" because the transition conditions and the state actions are more than just Boolean operations on single-bit inputs and outputs. |  |  |  |  |
| Step 2:<br>Convert to<br>circuit | 2A         | Create a datapath                       | Create a datapath to carry out the data operations of the high-level state machine.                                                                                                                                                                                                           |  |  |  |  |
|                                  | 2B         | Connect the datapath<br>to a controller | Connect the datapath to a controller block. Connect external control inputs and outputs to the controller block.                                                                                                                                                                              |  |  |  |  |
|                                  | <b>2</b> C | Derive the<br>controller's FSM          | Convert the high-level state machine to a finite-state machine (FSM for the controller, by replacing data operations with setting and reading of control signals to and from the datapath.                                                                                                    |  |  |  |  |

### Example: Soda Dispenser from Earlier

Quick overview example.
 More details of each step to come.



Step 1





а

### Example: Soda Dispenser

Quick overview example.
 More details of each step to come.





Step 1



### Example: Soda Dispenser

Quick overview example.
 More details of each step to come.

|      | s1 | s0  | С   | tot_lt_s | n1    | n0 | d | tot_ld | tot_clr |
|------|----|-----|-----|----------|-------|----|---|--------|---------|
| luit | 0  | 0   | 0   | 0        | 0     | 1  | 0 | 0      | 1       |
|      | 0  | 0   | 0   | 1        | 0     | 1  | 0 | 0      | 1       |
|      | 0  | 0   | 1   | 0        | 0     | 1  | 0 | 0      | 1       |
|      | 0  | 0   | 1   | 1        | 0     | 1  | 0 | 0      | 1       |
| Wait | 0  | 1   | 0   | 0        | 1     | 1  | 0 | 0      | 0       |
|      | 0  | 1   | 0   | 1        | 0     | 1  | 0 | 0      | 0       |
|      | 0  | 1   | 1   | 0        | 1     | 0  | 0 | 0      | 0       |
|      | 0  | 1   | 1   | 1        | 1     | 0  | 0 | 0      | 0       |
| Add  | 1  | 0   | 0   | 0        | 0     | 1  | 0 | 1      | 0       |
|      |    | •   | • • |          | • • • |    |   |        |         |
| Disp | 1  | 1 • | 0   | 0        | 0     | 0  | 1 | 0      | 0       |



Step 2C

Use controller design process (Ch3) to complete the design



### RTL Design Process—Step 2A: Create a datapath

- Sub-steps
  - HLSM data inputs/outputs → Datapath inputs/outputs.
  - HLSM local storage item → Instantiated register
    - "Instantiate": Add new component ("instance") to design
  - Each HLSM state action and transition condition data computation >
     Datapath components and connections
    - Also instantiate multiplexors as needed
- Need component library from which to choose



### Step 2A: Create a Datapath—Simple Examples





21

# Laser-Based Distance Measurer—Step 2A: Create a Datapath



# Laser-Based Distance Measurer—Step 2B: Connecting the Datapath to a Controller



Laser-Based Distance Measurer—Step 2C: Derive the

Controller FSM





- FSM has same states, transitions, and control I/O
- Achieve each HLSM data operation using datapath control signals in FSM



# Laser-Based Distance Measurer—Step 2C: Derive the Controller FSM



 Same FSM, using convention of unassigned outputs implicitly assigned 0

Some assignments to 0 still shown, due to their importance in understanding desired controller behavior



### More RTL Design

Additional datapath components



### RTL Design Involving Register File or Memory

- HLSM array: Ordered list of items
  - Ex: Local storage: A[4](8-bit) 4 8-bit items
  - Accessed using notation "A[i]", i is index
  - A[0] := 9; A[1] := 8; A[2] := 7; A[3] := 22
    - Array contents now: <9, 8, 7, 22>
    - X := A[1] will set X to 8
    - Note: First element's index is 0
- Array can be mapped to instantiated register file or memory



### Simple Array Example

12

W\_a

W e

R\_e

clr I

Preg\_ld

DP

ld Preg

**‡**11

9 **‡**11

Amux

W d

R\_a *RF[4](11)* 

R d

A\_s

A Wa0
A Wa1
A We
A Ra0
A Ra1
A Re

A\_eq\_8

Preg\_clr

(b)

(a)





28

В

Acmp

It eq qt

# RTL Example: Video Compression – Sum of Absolute Differences

Only difference: ball moving Frame 1 Frame 2 Frame 1 Frame 2 Digitized Digitized Digitized Difference of frame 1 frame 2 frame 1 2 from 1 0.01 Mbyte 1 Mbyte 1 Mbyte 1 Mbyte

(b)

- Video is a series of frames (e.g., 30 per second)
- Most frames similar to previous frame

(a)

Compression idea: just send difference from previous frame



Just send

difference

# RTL Example: Video Compression – Sum of Absolute Differences



Each is a pixel, assume represented as 1 byte (actually, a color picture might have 3 bytes per pixel, for intensity of red, green, and blue components of pixel)

- Need to quickly determine whether two frames are similar enough to just send difference for second frame
  - Compare corresponding 16x16 "blocks"
    - Treat 16x16 block as 256-byte array
  - Compute the absolute value of the difference of each array item
  - Sum those differences if above a threshold, send complete frame for second frame; if below, can use difference method (using another technique, not described)



# Array Example: Video Compression—Sum-of-Absolute Differences



• **S0**: wait for *go* 

S1: initialize sum and index

• **\$2**: check if done ( (i<256)')

S3: add difference to sum, increment index

S4: done, write to output sad\_reg

Inputs: A, B [256](8 bits); go (bit)
Outputs: sad (32 bits)
Local storage sum, sadreg (32 bits); i (9 bits)





Inputs: A, B [256](8 bits); go (bit)

Outputs: sad (32 bits)

Local storage: sum, sadreg (32 bits); i (9 bits)



# Array Example: Video Compression—Sum-of-Absolute Differences





### Common RTL Design Pitfall Involving Storage Updates

#### Questions

- Value of Q after state A?
- Final state is C or D?

#### Answers

- Q is NOT 99 after state A
- Q is 99 in state B, so final state is C
- Storage update actions in state occur simultaneously on next clock edge
  - Thus, order actions are written is irrelevant
  - A's actions same if:
    - Q:=R R:=99 or
    - R:=99 Q:=R







### Common RTL Design Pitfall Involving Storage Updates

New HLSM
 using extra
 state so read of
 R occurs after
 write of R







### RTL Design Involving a Timer

- Commonly need explicit time intervals
  - Ex: Repeatedly blink LED on 1 second, off 1 second
- Pre-instantiate timer that HLSM can then use







(b) HLSM making use of timer



### **Button Debouncing**

- Press button
  - Ideally, output changes to 1
  - Actually, output bounces
    - Due to mechanical reasons
    - Like ball bouncing when dropped to floor
- Digital circuit can convert actual signal closer to ideal signal







### **Critical Path**

- Example shows four paths
  - a to c through +: 2 ns
  - a to d through + and \*: 7 ns
  - b to d through + and \*: 7 ns
  - b to d through \*: 5 ns
- Longest path is thus 7 ns
- Fastest frequency
  - 1/7 ns = 142 MHz





### Critical Path Considering Wire Delays

- Real wires have delay too
  - Must include in critical path
- Example shows two paths
  - Each is 0.5 + 2 + 0.5 = 3 ns
- Trend
  - 1980s/1990s: Wire delays were tiny compared to logic delays
  - But wire delays not shrinking as fast as logic delays
    - Wire delays may even be greater than logic delays!
- Must also consider register setup and hold times, also add to path
- Then add some time to the computed path, just to be safe
  - e.g., if path is 3 ns, say 4 ns instead



### A Circuit May Have Numerous Paths

- Paths can exist
  - In the datapath
  - In the controller
  - Between the controller and datapath
  - May be hundreds or thousands of paths
- Timing analysis tools that evaluate all possible paths automatically very helpful





### RAM Example: Digital Sound Recorder



- Behavior
  - Record: Digitize sound, store as series of 4096 12-bit digital values in RAM
    - We'll use a 4096x16 RAM (12-bit wide RAM not common)
  - Play back later
  - Common behavior in telephone answering machine, toys, voice recorders
- To record, processor should read a-to-d, store read values into successive RAM words
  - To play, processor should read successive RAM words and enable d-to-a



### RAM Example: Digital Sound Recorder

- RTL design of processor
  - Create HLSM
  - Begin with the record behavior
  - Create local storage a
    - Stores current address, ranges from 0 to 4095 (thus need 12 bits)
  - Create state machine that counts from 0 to 4095 using a
    - For each a
      - Read analog-to-digital conv.
        - » ad ld:='1', ad buf:='1'
      - Write to RAM at address a
        - » Rareg:=a, Rrw:='1',
           Ren:='1'





### RAM Example: Digital Sound Recorder

- Now create play behavior
- Use local register a again, create state machine that counts from 0 to 4095 again
  - For each a
    - Read RAM
    - Write to digital-to-analog conv.
  - Note: Must write d-to-a one cycle after reading RAM, when the read data is available on the data bus
- The record and play state
   machines would be parts of a
   larger state machine controlled
   by signals that determine when
   to record or play





# ROM Example: Digital Telephone Answering Machine Using a Flash Memory

#### HLSM

- Once rec=1, begin erasing flash by setting er=1
- Wait for flash to finish erasing by waiting for bu=0
- Execute loop that sets local register a from 0 to 4095, reading analog-todigital converter and writing to flash for each a





